A 32 × 32-b adiabatic register file with supply clock generator

Yong Moon, Deog Kyoon Jeong

Research output: Contribution to journalArticlepeer-review

36 Scopus citations

Abstract

A 32 × 32-b adiabatic register file with one read port and one write port is designed. A four-phase clock generator is also designed to provide supply clocks for adiabatic circuits. All the word line and bit line charge on the capacitive interconnections is recovered to save energy. Adiabatic circuits are based on efficient charge recovery logic (ECRL) and are integrated using 0.8 μm complimentary metal-oxide-semiconductor (CMOS) technology. Measurement results show that power consumption of the core is significantly reduced by a factor of up to 3.5 compared with a conventional circuit.

Original languageEnglish
Pages (from-to)696-701
Number of pages6
JournalIEEE Journal of Solid-State Circuits
Volume33
Issue number5
DOIs
StatePublished - May 1998

Keywords

  • Adiabatic circuit
  • ECRL
  • Register file
  • Supply clock generator

Fingerprint

Dive into the research topics of 'A 32 × 32-b adiabatic register file with supply clock generator'. Together they form a unique fingerprint.

Cite this