Dependence of program and erase speed on bias conditions for fully depleted channel of vertical NAND flash memory devices

Seongjae Cho, Yoon Kim, Jang Gn Yun, Lung Hoon Lee, Won Bo Shim, Byung Gook Park

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Recently, various kinds of novel flash memory devices have been incessantly developed. Especially, a number of devices in vertical structures have been proposed for higher integration. In many cases, the silicon channels are constructed in a vertical manner so that the memory cells share a common channel. For the sake of higher integration density, thickness of silicon channel should be essentially thin, which makes fully depleted channels usually. There have been reports concerned with the effects of channel depletion states on read current in vertical flash memory devices, but those of program/erase operations have seldom been reported. In this work, the program/erase speeds with regard to channel thickness (TSi) , bias conditions on the paired cell are investigated by device simulation.

Original languageEnglish
Title of host publicationProceedings - 2009 10th Non-Volatile Memory Technology Symposium, NVMTS 2009
Pages83-85
Number of pages3
DOIs
StatePublished - 2009
Event2009 10th Non-Volatile Memory Technology Symposium, NVMTS 2009 - Portland, OR, United States
Duration: 25 Oct 200928 Oct 2009

Publication series

NameProceedings - 2009 10th Non-Volatile Memory Technology Symposium, NVMTS 2009

Conference

Conference2009 10th Non-Volatile Memory Technology Symposium, NVMTS 2009
Country/TerritoryUnited States
CityPortland, OR
Period25/10/0928/10/09

Keywords

  • Channel depletion
  • Device simulation
  • Integration density
  • NAND flash memory
  • Vertical structure

Fingerprint

Dive into the research topics of 'Dependence of program and erase speed on bias conditions for fully depleted channel of vertical NAND flash memory devices'. Together they form a unique fingerprint.

Cite this