Dynamic Vpass controlled program scheme and optimized erase Vth control for high program inhibition in MLC NAND flash memories

Ki Tae Park, Youngsun Song, Myounggon Kang, Sungsoo Lee, Young Ho Lim, Kang Deog Suh, Chilhee Chung

Research output: Contribution to journalArticlepeer-review

6 Scopus citations

Abstract

In this paper, dynamic Vpass ISPP schemes and optimizing Vth of erase memory cells are presented for achieving high program inhibition with lower program disturbance in sub-40 nm MLC NAND flash and beyond. Simple two-step dynamic Vpass control technique is used and over 40% program failure reduction after 30 k P/E cycling is achieved in the proposed scheme, compared to conventional method. A major pattern dependency of program disturbance in MLC NAND flash is also described in this paper. In order to achieve high immunity for the data pattern dependency in program disturbance, optimizing erase Vth and its distribution using ISPP-after-erase with a precise negative Vth sensing scheme are proposed. The proposed schemes are demonstrated using 42 nm MLC NAND flash test chip and about 2 times better Vpass window margin is obtained compared to conventional scheme.

Original languageEnglish
Article number5584961
Pages (from-to)2165-2172
Number of pages8
JournalIEEE Journal of Solid-State Circuits
Volume45
Issue number10
DOIs
StatePublished - Oct 2010

Keywords

  • Dynamic Vpass ISPP
  • NAND flash
  • optimum erase Vth control
  • pattern dependency
  • program disturbance

Fingerprint

Dive into the research topics of 'Dynamic Vpass controlled program scheme and optimized erase Vth control for high program inhibition in MLC NAND flash memories'. Together they form a unique fingerprint.

Cite this