Abstract
In this paper, we have devised on shallow trench isolation (STI) design considering leakage current (IOFF) in Bulk/silicon on insulator (SOI) FinFET and vertical FET (VFET). The IOFF tendency is considered in terms of the interface trap density (Dit) difference depending on the STI material type and STI thickness. In the case of Bulk FinFET, the STI design for each of high performance (HP) and low power (LP) is presented. On the other hand, in the case of SOI FinFET and VFET, STI designs which do not distinguish HP/LP are presented. Max lattice temperature (TL,max)/thermal resistance (Rth)/on current (ION) degradation rate according to STI design in each structure are also analyzed. Finally, we compare the hot carrier injection (HCI)/bias temperature instability (BTI) lifetime as a function of the device temperature which is varied depending on STI design. In conclusion, our proposed STI design effectively reduces the self-heating effect in each structure and increases the HCI/BTI lifetime accordingly.
Original language | English |
---|---|
Article number | 8556084 |
Pages (from-to) | 647-654 |
Number of pages | 8 |
Journal | IEEE Transactions on Electron Devices |
Volume | 66 |
Issue number | 1 |
DOIs | |
State | Published - Jan 2019 |
Keywords
- Bias temperature instability (BTI)
- FinFET
- hot carrier injection (HCI)
- leakage current
- lifetime
- self-heating effect (SHE)
- thermal resistance
- vertical FET (VFET)